HomeDesignKeysight Introduces System Designer for PCIe and Chiplet PHY Designer for Digital...

    Keysight Introduces System Designer for PCIe and Chiplet PHY Designer for Digital Standards-Driven Simulation Workflows

    • Improves PCIe design productivity using a smarter and streamlined workflow with simulation-driven virtual compliance test solutions
    • Supports design exploration and report generation that speeds chiplet signal integrity analysis and UCIe compliance verification to increase designer productivity and time-to-market

    Keysight Technologies, Inc. introduces System Designer for PCIe, a new product in the Advanced Design System (ADS) product suite that supports simulation workflows based on industry standards for high-speed, high-frequency digital designs. System Designer for PCIe is an intelligent design environment for modeling and simulating the latest Peripheral Component Interconnect Express (PCIe) Gen5 and Gen6 systems. Keysight is also improving its electronic design automation (EDA) platform by adding new features to the existing Chiplet PHY Designer tool to estimate chiplet die-to-die link margin performance and Voltage Transfer Function (VTF) compliance measurement.

    PCIe is a versatile and essential interface standard across a wide range of electronics industry segments due to its high-speed data transfer capabilities, scalability, and adaptability. Adoption spans from everyday consumer electronics to specialized applications in high-performance computing and critical infrastructure systems.

    Complex PCIe designs support multi-link and multi-lane systems that involve a complex analysis setup between RootComplex and End-Point, sometimes incorporating mid-channel repeaters. Designers spend an inordinate amount of time preparing simulations that are prone to mistakes. Simulations often lack vendor-specific algorithmic modeling interface (AMI) simulation models, which are required early in the design cycle for design space exploration. Designers also need assurance that their prototype design will pass compliance testing before hardware fabrication.

    Productivity, Workflow, and Compliance Improvement Features

    • The System Designer for PCIe automates the setup for multi-link, multi-lane, and multi-level (PAM4) PCIe systems using a smart design environment. It simplifies simulation setup and reduces time-to-first-insight.
    • The PCIe AMI modeler, which supports NRZ and PAM4 modulations, facilitates quick AMI model generation needed for PCIe system analysis. The AMI Model Builder gives designers a wizard-driven AMI model generation workflow to rapidly create models for both transmitters (Tx) and receivers (Rx).
    • Streamlined, simulation-driven virtual compliance testing enables designers to ensure design quality. The integrated, simulation-driven PCIe compliance test workflow reduces design costs by minimizing design iterations and shortening time-to-market.

    Chiplet PHY Designer Enhancements

    • Chiplet PHY Designer is the EDA industry’s first simulation solution for Universal Chiplet Interconnect Express (UCIe) standards, enabling predictions of die-to-die link margin, VTF for channel compliance analysis, and forwarded clock capability. Chiplet PHY Designer includes new design exploration and report generation features that accelerate signal integrity analysis and compliance verification to improve designer productivity and time-to-market.

    Hee-Soo Lee, Director of High-Speed Digital segment, Keysight EDA, said, “We continue to expand our standards-driven workflow approach to support our customers. Our high-speed digital product portfolio is leading the EDA industry with the most accurate and advanced simulation software for signal integrity analysis and compliance test validation. Digital standards such as PCIe and UCIe are critical to the performance of electronic systems. Designers using our PCIe and UCIe simulation solutions in their workflows can shift left their development cycle to save significant time and cost.”

    ELE Times Report
    ELE Times Reporthttps://www.eletimes.ai/
    ELE Times provides extensive global coverage of Electronics, Technology and the Market. In addition to providing in-depth articles, ELE Times attracts the industry’s largest, qualified and highly engaged audiences, who appreciate our timely, relevant content and popular formats. ELE Times helps you build experience, drive traffic, communicate your contributions to the right audience, generate leads and market your products favourably.

    Related News

    Must Read

    Renesas Expands Sensing Portfolio with 3 Magnet-Free IPS ICs & Web-Based Design Tool

    New Simulation & Optimization Platform Enables Custom Coil Designs...

    IEEE IEDM, 2025 Showcases Latest Technologies in Microelectronics, Themed “100 Years of FETs”

    The IEEE International Electron Devices Meeting (IEDM) is considered...

    OMNIVISION Introduces Next-Generation 8-MP Image Sensor For Exterior Automotive Cameras

    OMNIVISION announced its latest-generation automotive image sensor: the OX08D20, 8-megapixel (MP) CMOS...

    Vishay Intertechnology Expands Inductor Portfolio with 2000+ New SKUs and Increased Capacity

    Vishay Intertechnology, Inc. announced that it has successfully delivered...

    Keysight to Demonstrate AI-enabled 6G and Wireless Technologies at India Mobile Congress 2025

    Keysight Technologies will demonstrate 20 advanced AI-enabled 6G and...

    Ashwini Vaishnaw Approves NaMo Semiconductor Lab at IIT Bhubaneswar

    As part of a big push towards the development...

    Electric Mobility Drives India’s Power Electronics Expansion

    India is on the verge of an electric revolution....

    India Targets 40% Local Value Addition in Electronics with New Component Scheme

    India's electronics manufacturing landscape is set for a major...